Siirry suoraan sisältöön
gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits
gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits
Tallenna

gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits

Lue Adobe DRM-yhteensopivassa e-kirjojen lukuohjelmassaTämä e-kirja on kopiosuojattu Adobe DRM:llä, mikä vaikuttaa siihen, millä alustalla voit lukea kirjaa. Lue lisää
In "e;The gm/ID Methodology, a Sizing Tool for Low-Voltage Analog CMOS Circuits"e;, we compare the semi-empirical to the compact model approach. Small numbers of parameters make the compact model attractive for the model paves the way towards analytic expressions unaffordable otherwise. The E.K.V model is a good candidate, but when it comes to short channel devices, compact models are either inaccurate or loose straightforwardness. Because sizing requires basically a reliable large signal representation of MOS transistors, we investigate the potential of the E.K.V model when its parameters are supposed to be bias dependent. The model-driven and semi-empirical methods are compared considering the Intrinsic Gain Stage and a few more complex circuits. A series of MATLAB files found on extras-springer.com  allow redoing the tests.
Alaotsikko
The semi-empirical and compact model approaches
Kirjailija
Paul Jespers
ISBN
9780387471013
Kieli
englanti
Julkaisupäivä
1.12.2009
Kustantaja
SPRINGER US
Formaatti
  • PDF - Adobe DRM
Lue e-kirjoja täällä
  • Lue e-kirja mobiililaitteella/tabletilla
  • Lukulaite
  • Tietokone