Siirry suoraan sisältöön
ASIC and FPGA Verification
ASIC and FPGA Verification
Tallenna

ASIC and FPGA Verification

Lue Adobe DRM-yhteensopivassa e-kirjojen lukuohjelmassaTämä e-kirja on kopiosuojattu Adobe DRM:llä, mikä vaikuttaa siihen, millä alustalla voit lukea kirjaa. Lue lisää
Richard Munden demonstrates how to create and use simulation models for verifying ASIC and FPGA designs and board-level designs that use off-the-shelf digital components. Based on the VHDL/VITAL standard, these models include timing constraints and propagation delays that are required for accurate verification of today's digital designs. ASIC and FPGA Verification: A Guide to Component Modeling expertly illustrates how ASICs and FPGAs can be verified in the larger context of a board or a system. It is a valuable resource for any designer who simulates multi-chip digital designs. - Provides numerous models and a clearly defined methodology for performing board-level simulation- Covers the details of modeling for verification of both logic and timing- First book to collect and teach techniques for using VHDL to model "e;off-the-shelf"e; or "e;IP"e; digital components for use in FPGA and board-level design verification
Alaotsikko
A Guide to Component Modeling
Kirjailija
Richard Munden
ISBN
9780080475929
Kieli
englanti
Julkaisupäivä
23.10.2004
Formaatti
  • PDF - Adobe DRM
Lue e-kirjoja täällä
  • Lue e-kirja mobiililaitteella/tabletilla
  • Lukulaite
  • Tietokone