Gå direkt till innehållet
Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies
Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies
Spara

Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies

Läs i Adobe DRM-kompatibel e-boksläsareDen här e-boken är kopieringsskyddad med Adobe DRM vilket påverkar var du kan läsa den. Läs mer
This book presents a new methodology with reduced time impact to address the problem of analog integrated circuit (IC) yield estimation by means of Monte Carlo (MC) analysis, inside an optimization loop of a population-based algorithm. The low time impact on the overall optimization processes enables IC designers to perform yield optimization with the most accurate yield estimation method, MC simulations using foundry statistical device models considering local and global variations.  The methodology described by the authors delivers on average a reduction of 89% in the total number of MC simulations, when compared to the exhaustive MC analysis over the full population.  In addition to describing a newly developed yield estimation technique, the authors also provide detailed background on automatic analog IC sizing and optimization.
ISBN
9783030415365
Språk
Engelska
Utgivningsdatum
2020-03-20
Tillgängliga elektroniska format
  • Epub - Adobe DRM
Läs e-boken här
  • E-boksläsare i mobil/surfplatta
  • Läsplatta
  • Dator