Gå direkt till innehållet
Automatic Layout Modification
Spara

Automatic Layout Modification

Författare:
inbunden, 2002
Engelska
According to the Semiconductor Industry Association's 1999 International Technology Roadmap for Semiconductors, by the year 2008 the integration of more than 500 million transistors will be possible on a single chip. Integrating transistors on silicon will depend increasingly on design reuse. Design reuse techniques have become the subject of books, conferences, and podium discussions, with most focusing on higher-level abstraction like RTL descriptions, which can be synthesized. Design reuse is often seen as an add-on to normal design activity, or a special design task that is not an integrated part of the existing design flow. This may all be true for the ASIC world, but not for high-speed, high-performance microprocessors. In the field of high-speed microprocessors, design reuse is an integrated part of the design flow. The method of choice in this demanding field was, and is always, physical design reuse at the layout level. In the past, the practical implementations of this method were linear shrinks and the lambda approach. With the scaling of process technology down to 0.8 micron and below, this approach lost steam and became inefficient. The only viable solution is a method called Automatic Layout Modification (ALM), which combines compaction, mask manipulation, and correction with powerful capabilities. This text is a comprehensive reference work on the subject.
Undertitel
Including design reuse of the Alpha CPU in 0.13 micron SOI technology
Upplaga
2002 ed.
ISBN
9781402070914
Språk
Engelska
Vikt
446 gram
Utgivningsdatum
30.6.2002
Sidor
226